Products > Fab Processes > GlobalFoundries > GF 0.13 Micron 8RF-DM Process
GF 8RF-DM CMOS Process
Information vital to preparing and submitting a design for fabrication
in this process has been posted to the
MOSIS Secure Document Server
All users must read the checking procedures and density requirements described in this document.
If your design will be used for production, i.e. non-MPW, please read the GF policy described in "Checking and Error Disposition Strategy for GF Designs."
MOSIS is offering access to the GF 0.13 micron CMOS 8RF-DM technology for prototype and low volume fabrication. Leadfree C4 (GF's flip chip bumping) is subject to availability at additional cost. Advance notice required. Please submit your inquiry to the MOSIS Support System
Supported metal Stack:
M1, M2, M3, MQ, MG, LY, E1, MA
This CMOS process offers up to 8 metal layers. MOSIS is supporting 8 (Cu, Al) metal layers (M1, M2, M3 [3 thin], MQ, MG [2 thick], LY (Al), E1 (Cu), MA (Al) [three thick RF-topmetals suitable for high-Q inductors]) with DV (glass cut), and QY+HY Dual Nitride MiM capacitors. Supply voltages are 1.2 V core and 3.3 V I/O.
8RF-DM Supported Options
Please refer to the List of 8RF-DM Supported Options page for the options available on MOSIS MPW runs in this technology. You may not submit a design containing any options or metals stack which are not listed here without prior arrangement with MOSIS. The stacked MiM option in this process also allows for single MiMs to be fabricated: you do not need to contact MOSIS about this. Other configurations are available for dedicated runs.
To ensure that submitted data is on a 10 nm grid, please stream-out at 1 DBU = 10 nm (Cadence 0.010, not 0.001).
MOSIS does not fill for GF processes. Designs for GF runs must meet the GF fill requirements when submitted.
GF has sub-licensed MOSIS to distribute this information to customers who have signed both the MOSIS customer agreement and the GF Design Kit License Agreement.
The CAD tool support files, DRC and LVS decks, simulation files, cell libraries, and files listed on the GF CMOS Design Kits page are the only kits and files available.
Design rules supported by this technology
Only the GF design rules will be supported for this technology.
The technology code for the 8RF-DM process GF_8RF.
Reticle/Wafer Size, Steps, Die and Wafer Thickness
|GF CMOS 0.13 Micron 8RF-DM Family Process|
|Reticle Size (millimeters, approx.)||
Reticle Copies Stepped
on Wafer (approx.)
|Die Thickness (+/- .5 mil)||
Bumped Die Thickness *
(+/- .5 mil)
|8||18 x 20||60||10||250||10||250||30||760|
* Die thickness only. Does not include height of the bumps.
To order a special bumped die thickness, describe your requirements in the SPECIAL-HANDLING parameter of your New Project, Fabrication, or Update Request.